Simulation Analysis of Circuit and Designing of PCB Layout of a CMOS based NOR Logic Gate using Open-Source Software eSim
In: International Journal for Research in Applied Science and Engineering Technology, Jg. 9 (2021-11-30), S. 434-440
Online
unknown
Zugriff:
There are various basic gates like NAND, NOR gates which are extensively used in the designing of the more complex circuits with use higher number of transistors such as MUXs, ADCs and any other circuits. In this paper, we have carried out the modelling of NOR gate at 130 nm technology, yet maintaining comparable performance than conventional CMOS NOR gate logic structure. The modelling includes schematics design and PCB layout design run of the above gates. Also, the simulation results of the gates are obtained at the same node with start time, step time, stop time, rise time, fall time and delay and power dissipation. In this all process have been carried out of a CMOS based NOR Logic Gate using Open-Source Software eSim. Keywords: Simulation, PCB, NOR, CMOS, eSim
Titel: |
Simulation Analysis of Circuit and Designing of PCB Layout of a CMOS based NOR Logic Gate using Open-Source Software eSim
|
---|---|
Autor/in / Beteiligte Person: | Eppili, Balakrishna |
Link: | |
Zeitschrift: | International Journal for Research in Applied Science and Engineering Technology, Jg. 9 (2021-11-30), S. 434-440 |
Veröffentlichung: | International Journal for Research in Applied Science and Engineering Technology (IJRASET), 2021 |
Medientyp: | unknown |
ISSN: | 2321-9653 (print) |
DOI: | 10.22214/ijraset.2021.38727 |
Schlagwort: |
|
Sonstiges: |
|